# PCIe Gen-5 M.2 Socket-3 Test Adapters

User Manual



## Table of Contents

| Introduction                                                                                         |
|------------------------------------------------------------------------------------------------------|
| Product Inspection                                                                                   |
| The PCIe Gen-5 M.2 Socket-3 Test Adapters and Handling Precautions                                   |
| General Test Adapters, Cable, and Connector                                                          |
| Visual Inspection7                                                                                   |
| Cleaning7                                                                                            |
| Making Connections                                                                                   |
| Electrostatic Discharge Information                                                                  |
| RX Testing User Models                                                                               |
| Mechanical and Environmental Specifications12                                                        |
| Electrical Specifications 17                                                                         |
| Typical High-Speed Serial Characteristics18                                                          |
| Characterization (CLB and CBB Independent Only)18                                                    |
| PCIe Gen-5 M.2 Socket-3 Accessories and Optional Accessories.23PCIe Gen-5 M.2 Socket-3 Accessories23 |
| PCIe Gen-5 M.2 Socket-3 Optional Accessories                                                         |
| Compliance with Environmental Legislation                                                            |
| Compliance To RoHS 2 Substance Restrictions25                                                        |
| Glossary of Terms                                                                                    |
| Index                                                                                                |

#### Introduction

This user's guide documents the PCIe Gen-5 M.2 Socket-3 Test Adapters. The Test Adapters shown in Figure 1, tests PCIe Gen-5 M.2 Socket-3 hosts and devices against the PCIe Specification. The model numbers for the PCIe Gen-5 M.2 Socket-3 Test Adapters are as follows:

#### Table 1. Available Models

| MODEL NUMBERS         | DESCRIPTION                          |
|-----------------------|--------------------------------------|
| PCIEG5-M2-TPA3-CLB    | CLBs + CMTS + Accessories            |
| PCIEG5-M2-TPA3-CBB    | CBB + CMTS + Accessories             |
| PCIEG5-M2-TPA3-CLBCBB | CLBs + CBB + CMTS (2x) + Accessories |
| PCIEG5-CMTS-TPA       | CMTS                                 |

The CLB and CBB Test Adapters fixtures allow easy access, via high-speed MMPX connections, to measure or inject data signals.



#### Figure 1. PCle Gen-5 M.2 Socket-3 Test Adapters

NOTE: To avoid damaging attaching cables or the test adapters, use the handling techniques described in the Care and Handling section before making any connections or configuring a test setup.

Always use a static-safe workstation when performing tests, as explained in the "Electrostatic Discharge Information" section.

P a g e | **3** ©2023 Wilder Technologies, LLC Document No. 910-0077-000 Rev. B

#### **Product Inspection**

Upon receiving the PCIe Gen-5 M.2 Socket-3 Test Adapters from Wilder Technologies, perform the following product inspection:

- Inspect the outer shipping container, foam-lined instrument case, and product for damage. Retain the outer cardboard shipping container until the contents of the shipment have been inspected for completeness and the product has been checked mechanically and electrically. Use the foam-lined instrument-case for secure storage of the Wilder Technologies PCIe Gen-5 M.2 Socket-3 Test Adapters when not in use.
- Locate the shipping list and verify that all items ordered were received.
- In the unlikely event that the product is defective or incomplete, the "Limited Warranty" (see the Wilder web site) discusses how to contact Wilder Technologies for technical assistance and/or how to package the product for return.

# The PCIe Gen-5 M.2 Socket-3 Test Adapters and Handling Precautions

The PCIe Gen-5 M.2 Socket-3 Test Adapters require careful handling to avoid damage. Improper handling techniques, or using too small of a cable bend radius, can damage the coaxial cable connections. This can occur at any point along the cable. To achieve optimum performance and to prolong the PCIEG5-M2-TPA3 Test Adapters' life, observe the following handling precautions:

#### • CAUTION 1: Avoid Torque Forces (Twisting)

While individual coaxial cables mating to the fixture may have some rotational freedom, twisting the fixture as a unit, with one end held stationary, may damage, or severely degrade performance. Adherence to Caution 5 (below) helps to avoid twisting.

#### • CAUTION 2: Avoid Sharp Cable Bends

Never bend coaxial cables into a radius of 26 mm (1-inch) or less. Never bend cables greater than 90°. Single or multiple cable bends must be kept within this limit. Bending mated cables to the fixture less than a 26mm (1-Inch) radius will permanently damage or severely degrade overall performance.

#### • CAUTION 3: Avoid Cable Tension (Pull Forces)

Never apply tension (pull forces) to an individual coaxial cable that is greater than 2.3 kg (5 lbs.). To avoid applying tension, always place accessories and equipment on a surface that allows adjustment to eliminate tension on the cables. Use adjustable elevation stands or apparatus to accurately place and support the fixture.

If the test set-up requires repositioning, first loosen, or disconnect the cable connections to avoid twisting, bending, or tension.

#### • CAUTION 4: Independently Support Instrument Cables or Accessories Excessive weight from instrument cables and/or accessories connected to the test fixtures can cause damage or affect the test fixture's performance. Be sure to provide appropriate means to support and stabilize all test set-up components.

• CAUTION 5: Observe M.2 (NGFF) Mini-Card Module Insertion/Removal Instructions Users that are unfamiliar with the M.2 (NGFF) connector interface and the associated module insertion and removal process are encouraged to review Tyco Electronics document 114-115006, Section 3.13 for guidance (see link, below and the extracted guideline section on the following page). (Courtesy of TE Connectivity)

http://www.te.com/commerce/DocumentDelivery/DDEController?Action=showdoc&DocId= Specification+Or+Standard%7F114-115006%7FA%7Fpdf%7FEnglish%7FENG\_SS\_114-115006 A.pdf%7FN-A • CAUTION 5 (Continued): M.2 (NGFF) Mini-Card Module Insertion/Removal Instructions Extracted from Tyco Electronics Application Note 114-115006 (Courtesy of TE Connectivity).



B. Module Removal Process for 2.25H, 3.2H, and 4.2H





Figure 2. M.2 Mini-Card Module Insertion/Removal Instructions

Rev. 1

#### General Test Adapters, Cable, and Connector

Observing simple precautions can ensure accurate and reliable measurements.

#### **Handling and Storage**

Before each use of the PCIEG5-M2-TPA3 test fixtures, ensure that all connectors are clean. Handle all cables carefully and store the test fixtures in the foam-lined instrument case when not in use, if possible. Do not set connectors contact end down. Install the MMPX protective end caps when the test fixtures are not in use.

#### **Visual Inspection**

Be sure to inspect all cables and MMPX connectors carefully before making a connection. Inspect all cables for metal particles, scratches, deformed threads, dents, or bent, broken, or misaligned center conductors. Do not use damaged cables.

#### Cleaning

If necessary, clean the connectors using low-pressure (less than 60 PSI) compressed air or nitrogen with an effective oil-vapor filter and condensation trap. Clean the cable threads, if necessary, using a lint-free swab or cleaning cloth moistened with isopropyl alcohol. Always completely dry the connector before use. Do not use abrasives to clean the connectors. Reinspect connectors, making sure no particles or residue remains.

#### **Making Connections**

Before making any connections, review the "Care and Handling Precautions" section. Follow these guidelines when making connections:

- Align cables carefully
- Make preliminary connection lightly
- To tighten, turn connector nut only
- Do not apply bending force to cable
- Do not over-tighten preliminary connections
- Do not twist or screw-in cables
- Use an appropriately sized torque wrench, and do not tighten past the "break" point of the torque wrench (normally set to 5-inch pounds)

#### **Electrostatic Discharge Information**

Protection against electrostatic discharge (ESD) is essential while connecting, inspecting, or cleaning the PCIEG5-M2-TPA3 test adapters and connectors attached to a static-sensitive circuit (such as those found in test set).

Electrostatic discharge can damage or destroy electronic components. Be sure to perform all work on electronic assemblies at a static-safe workstation, using two types of ESD protection:

- Conductive table-mat and wrist-strap combination
- Conductive floor-mat and heel-strap combination

When used together, both types provide a significant level of ESD protection. Used alone, the table-mat and wrist-strap combination provide adequate ESD protection. To ensure user safety, the static-safe accessories must provide at least 1 M $\Omega$  of isolation from ground. Acceptable ESD accessories may be purchased from a local supplier.

WARNING: These techniques for a static-safe workstation should not be used when working on circuitry with a voltage potential greater than 500 volts.

#### **User Models**

The PCIEG5-M2-TPA3 test adapters support electrical testing of PCIe Specification. It can perform well beyond the scope of measurements required, limited only by the specifications, environmental, care and handling as stated in this document.

**Note:** The PCIe Gen-5 CEM Variable ISI board (PCIe-VAR-ISI) is required for achieving total channel loss of TX test setup as well as system RX and AIC RX calibrations. Other accessories required for validation can be purchased from Richardson RFPD (refer to the PCIe Gen-5 M.2 Socket-3 Optional Accessories section).

#### **TX Testing User Models**





Figure 4. Add-in Card TX Test Setup Example





#### **RX Testing User Models**







Figure 7. Add-In Card RX Test Setup Example







Figure 9. System RX Test Setup Example

#### Mechanical and Environmental Specifications

#### NOTE: All specifications in this manual are subject to change.

#### **Table 2. General Specifications**

| ITEM                                       | DESCRIPTION                                           |
|--------------------------------------------|-------------------------------------------------------|
| Usage Environment                          | Controlled indoor environment                         |
| PCIEG5-M2-TPA3-CLB (Two Plugs) (L x W x H) | 3.15" x 0.89" x 0.25" (80.0 mm x 22.6 mm x 6.4 mm)    |
| PCIEG5-M2-TPA3-CLB (Replica Channel)       | 3.28" x 1.83" x 0.53" (83.3 mm x 46.5 mm x 13.5 mm)   |
| PCIEG5-M2-TPA3-CBB                         | 9.50" x 5.00" x 1.50" (243.8 mm x 127.0 mm x 38.1 mm) |
| PCIE-CMTS-TPA                              | 3.28" x 1.83" x 0.64" (83.3 mm x 46.5 mm x 16.3 mm)   |
| Operating Temperature                      | 0°C to +55°C (32°F to +131°F) (Characteristic)        |
| Storage Temperature                        | -40°C to +70°C (-40°F to +158°F) (Characteristic)     |



Figure 10. The PCIe Gen-5 M.2 Socket-3 Compliance Load Boards (Left to Right: RX0-1 and TX01 Channels, RX2-3 and TX2-3 Channels, and Replica Channels)





Figure 12. The internal REFCLK is selected (LEFT), the user provided REFCLK is selected (RIGHT).

Page | 13 ©2023 Wilder Technologies, LLC Document No. 910-0077-000 Rev. B



Figure 13. The PCIe Gen-5 Compliance Mode Toggle Signal (CMTS) Fixture

Page | 14 ©2023 Wilder Technologies, LLC Document No. 910-0077-000 Rev. B

| Pin Description                          | Connector Pin Number                                    | AIC DUT Destination |
|------------------------------------------|---------------------------------------------------------|---------------------|
| Ground                                   | 1, 3, 9, 15, 21, 27, 32, 33, 38, 39, 45, 51, 57, 71, 75 | GND                 |
| +3.3 Volts                               | 2, 4, 12, 14, 16, 18, 70, 72, 74                        | 3.3 V               |
| No Connect                               | 20, 24, 26, 28, 46, 48, 67                              | NC                  |
| PETn3 (PCIe TX Lane 3 Negative)          | 5                                                       | PETn3               |
| PETp3 (PCIe TX Lane 3 Positive)          | 7                                                       | PETp3               |
| PERn3 (PCIe RX Lane 3 Negative)          | 11                                                      | PERn3               |
| PERp3 (PCIe RX Lane 3 Positive)          | 13                                                      | PERp3               |
| PETn2 (PCIe TX Lane 2 Negative)          | 17                                                      | PETn2               |
| PETp2 (PCIe TX Lane 2 Positive)          | 19                                                      | PETp2               |
| PERn2 (PCIe RX Lane 2 Negative)          | 23                                                      | PERn2               |
| PERp2 (PCIe RX Lane 2 Positive)          | 25                                                      | PERp2               |
| PETn1 (PCIe TX Lane 1 Negative)          | 29                                                      | PETn1               |
| PETp1 (PCIe TX Lane 1 Positive)          | 31                                                      | PETp1               |
| PERn1 (PCIe RX Lane 1 Negative)          | 35                                                      | PERn1               |
| PERp1 (PCIe RX Lane 1 Positive)          | 37                                                      | PERp1               |
| PETn0 (PCIe TX Lane 0 Negative)          | 41                                                      | PETn0               |
| PETp0 (PCIe TX Lane 0 Positive)          | 43                                                      | PETp0               |
| PERn0 (PCIe RX Lane 0 Negative)          | 47                                                      | PERn0               |
| PERp0 (PCIe RX Lane 0 Positive)          | 49                                                      | PERpO               |
| PWRDIS (Power Disable)                   | 6                                                       | NC                  |
| PLN# (Power Loss Notification)           | 8                                                       | NC                  |
| LED_1#                                   | 10                                                      | LED_1#              |
| VIO_1.8V                                 | 22                                                      | NC                  |
| PLA_S3# (Power Loss Acknowledge)         | 30                                                      | NC                  |
| USB_D+ (USB Data Positive)               | 34                                                      | NC                  |
| USB_D- (USB Data Negative)               | 36                                                      | NC                  |
| SMB_CLK (SMBus Clock)                    | 40                                                      | SMB_CLK             |
| SMB_DATA (SMBus Data)                    | 42                                                      | SMB_DATA            |
| ALERT# (Alert Notification to initiator) | 44                                                      | ALERT#              |
| PERST# (PCIe Reset)                      | 50                                                      | PERST#              |
| CLKREQ# (Clock Request)                  | 52                                                      | CLKRQ#              |
| REFCLKN (Reference Clock Negative)       | 53                                                      | DEV RCLK-           |
| PEWAKE# (PCIe Wake)                      | 54                                                      | PWAKE#              |
| REFCLKP (Reference Clock Positive)       | 55                                                      | DEV RCLK+           |
| MFG_CLOCK (Vendor Specific / Mfg. Pin)   | 56                                                      | NC                  |
| MFG_DATA (Vendor Specific / Mfg. Pin)    | 58                                                      | NC                  |
| Кеу-М                                    | Displaced pins: 59, 60, 61, 62, 63, 64, 65, 66          | N/A                 |
| SUSCLK (Suspend Clock)                   | 68                                                      | SUSCLK              |
| PEDET (Interface Detect) -NC on CBB      | 69                                                      | PEDET               |
| VIO CFG                                  | 73                                                      | VIO CFG             |

#### Table 3. PCIe Gen-5 M.2 Socket-3 Receptacle (CBB) Pin Assignments

Page | 15 ©2023 Wilder Technologies, LLC Document No. 910-0077-000 Rev. B

| Pin Description                          | Connector Pin Number                                    | System DUT Destination |
|------------------------------------------|---------------------------------------------------------|------------------------|
| Ground                                   | 1, 3, 9, 15, 21, 27, 32, 33, 38, 39, 45, 51, 57, 71, 75 | GND                    |
| 3.3 V (+3.3 Volts)                       | 2, 4, 12, 14, 16, 18, 70, 72, 74                        | NC                     |
| No Connect                               | 20, 24, 26, 28, 46, 48, 67                              | NC                     |
| PERn3 (PCIe RX Lane 3 Negative)          | 5                                                       | PERn3                  |
| PERp3 (PCIe RX Lane 3 Positive)          | 7                                                       | PERp3                  |
| PETn3 (PCIe TX Lane 3 Negative)          | 11                                                      | PETn3                  |
| PETp3 (PCIe TX Lane 3 Positive)          | 13                                                      | PETp3                  |
| PERn2 (PCIe RX Lane 2 Negative)          | 17                                                      | PERn2                  |
| PERp2 (PCIe RX Lane 2 Positive)          | 19                                                      | PERp2                  |
| PETn2 (PCIe TX Lane 2 Negative)          | 23                                                      | PETn2                  |
| PETp2 (PCIe TX Lane 2 Positive)          | 25                                                      | PETp2                  |
| PERn1 (PCIe RX Lane 1 Negative)          | 29                                                      | PERn1                  |
| PERp1 (PCIe RX Lane 1 Positive)          | 31                                                      | PERp1                  |
| PETn1 (PCIe TX Lane 1 Negative)          | 35                                                      | PETn1                  |
| PETp1 (PCIe TX Lane 1 Positive)          | 37                                                      | PETp1                  |
| PERn0 (PCIe RX Lane 0 Negative)          | 41                                                      | PERn0                  |
| PERp0 (PCIe RX Lane 0 Positive)          | 43                                                      | PERpO                  |
| PETn0 (PCIe TX Lane 0 Negative)          | 47                                                      | PETn0                  |
| PETp0 (PCIe TX Lane 0 Positive)          | 49                                                      | PETp0                  |
| PWRDIS (Power Disable)                   | 6                                                       | NC                     |
| PLN# (Power Loss Notification)           | 8                                                       | NC                     |
| LED_1# (Grounded on CLB)                 | 10                                                      | LED_1#                 |
| VIO_1.8V                                 | 22                                                      | NC                     |
| PLA_S3# (Power Loss Acknowledge)         | 30                                                      | NC                     |
| USB_D+ (USB Data Positive)               | 34                                                      | NC                     |
| USB_D- (USB Data Negative)               | 36                                                      | NC                     |
| SMB_CLK (SMBus Clock)                    | 40                                                      | NC                     |
| SMB_DATA (SMBus Data)                    | 42                                                      | NC                     |
| ALERT# (Alert Notification to initiator) | 44                                                      | NC                     |
| PERST# (PCIe Reset)                      | 50                                                      | NC                     |
| CLKREQ# (Clock Request)                  | 52                                                      | NC                     |
| REFCLKN (Reference Clock Negative)       | 53                                                      | DEV RCLK-              |
| PEWAKE# (PCIe Wake)                      | 54                                                      | NC                     |
| REFCLKP (Reference Clock Positive)       | 55                                                      | DEV RCLK+              |
| MFG_CLOCK (Vendor Specific / Mfg. Pin)   | 56                                                      | NC                     |
| MFG_DATA (Vendor Specific / Mfg. Pin)    | 58                                                      | NC                     |
| Кеу-М                                    | Displaced pins: 59, 60, 61, 62, 63, 64, 65, 66          | N/A                    |
| SUSCLK (Suspend Clock)                   | 68                                                      | NC                     |
| PEDET (Interface Detect)                 | 69                                                      | NC                     |
| VIO_CFG                                  | 73                                                      | VIO_CFG                |

#### Table 4. PCIe Gen-5 M.2 Socket-3 Plug (CLB) Pin Assignments

Page | 16 ©2023 Wilder Technologies, LLC Document No. 910-0077-000 Rev. B

### **Electrical Specifications**

#### NOTE: All specifications in this manual are subject to change.

#### **Table 5. Electrical Specifications**

| SPECIFICATION                                      | TYPICAL   | NOTES                                                                              |
|----------------------------------------------------|-----------|------------------------------------------------------------------------------------|
| Differential Impedance<br>(ohms), 100 ps Rise Time | 85 ± 5%   | All Differential Pairs, CBB and CLB, excluding PCIe M.2 connector.                 |
| Differential Impedance<br>(ohms), 100 ps Rise Time | 100 ± 5%  | REFCLK Differential Pairs, CBB and CLB, excluding PCIe M.2 connector.              |
| Impedance (ohms), 100 ps<br>Rise Time              | 42.5 ± 5% | All Single-Ended High-Speed Signals, CBB and CLB, excluding PCIe M.2 connector.    |
| Impedance (ohms), 30 ps<br>Rise Time               | 50 ± 7%   | MMPX Connectors                                                                    |
| NEXT (db), at 16 GHz                               | -40       | All Differential Pairs, single aggressor, with PCIe M.2 connector and terminations |
| Current Carrying (A)                               | 2.5       | +3.3V Power                                                                        |

#### **Typical High-Speed Serial Characteristics**

The high-speed serial measurements of the PCle Gen-5 M.2 Test Adapters use a 4-port (50  $\Omega$ ) VNA calibrated from 50 MHz to 40 GHz with 800 points. The measurements are in the form of S-parameters.

The S-parameter measurements are renormalized to 42.5  $\Omega$  ports instead of 50  $\Omega$  ports. This was done so that the port impedance and adapter impedance match.

In addition, 2.92 mm to MMPX adapters and MMPX connectors are included in the S-parameter measurements, but they are then gated out of the return loss due to their 50  $\Omega$  impedance.

Ultimately, this post-processing makes the S-parameters accurately represent the performance of the high-speed channels of only the M.2 adapters.

#### Characterization (CLB and CBB Independent Only)

To characterize the real high-speed channels of the adapters only (no connector), the replica channels must be used. These replica channels include MMPX connector lead-in for what would be the M.2 connector side of the high-speed channels. This MMPX connector lead-in that is part of the S-parameter measurement must then be de-embedded to represent the real high-speed channels.



Figure 14. CLB (PCIEG5-M2-TPA3-CLB) characterization with renormalization and gating



PCIe Gen-5 M.2 Socket-3 Test Adapters User Manual









PCIe Gen-5 M.2 Socket-3 Test Adapters User Manual

P a g e | **20** ©2023 Wilder Technologies, LLC Document No. 910-0077-000 Rev. B





Figure 20. CLB and CBB (PCIEG5-M2-TPA3-CLBCBB) mated conversion loss

\_\_\_\_\_

PCIe Gen-5 M.2 Socket-3 Test Adapters User Manual





#### PCIe Gen-5 M.2 Socket-3 Accessories and Optional Accessories

#### PCIe Gen-5 M.2 Socket-3 Accessories

The PCIEG5-M2-TPA3 Test Adapters are provided with the following materials in Figure 22 that allow the user to properly interface with the fixtures and/or DUT. The power supply and power cord are only included with the PCIEG5-M2-TPA3-CBB for power. A 2.92mm female to SMP female 9" cable assembly pair is included with each PCIEG5-M2-TPA3-CBB and PCIEG5-M2-TPA3-CLB model. Lastly, one Wilder CMTS Interface 12" cable assembly pair is included with each PCIEG5-CMTS-TPA model, exclusively to be used as a CMTS interface cable only.



Figure 23. The PCIe Gen-5 M.2 Socket-3 included accessories (NOT modeled to scale)

#### PCIe Gen-5 M.2 Socket-3 Optional Accessories

There are numerous Huber+Suhner PCIe Gen-5 accessories, such as adapters or cable assemblies, available for purchase from Richardson RFPD. The table below indicates the Huber+Suhner part numbers for the optional accessories.

| HUBER+SUHNER<br>PART NUMBER | HUBER+SUHNER DESCRIPTION       | DETAILS                                                      |
|-----------------------------|--------------------------------|--------------------------------------------------------------|
| 84071648                    | 33MMPX-SK-50-1E                | RF Adapter – Between series MMPX Male to SK (2.92 mm) Female |
| 84071696                    | 33SK-MMPX-50-1E                | RF Adapter – Between series SK Male to MMPX Female           |
| 80351638                    | 024E573HTCR092HTCR2.5PM1PS-STD | RF Cable – SMP Female to SMA Female, 2.5" Long (63.5 mm)     |
| 85105115                    | PCI SF102E/11SK/11SK/914mm     | RF Cable – SK Male to SK Male, 36" Long (914 mm)             |
| 85108590                    | PMA SF102E/11MMPX/11MMPX/305mm | RF Cable – MMPX Male to MMPX Male, 12" Long (305 mm)         |
| 85119609                    | 024E430CR092KCR4PM1PS-STD      | RF Cable – MMPX Male to SK Female, 4" Long (102 mm)          |
| 85152826                    | PCI SF102E/11MMPX/11SK/914mm   | RF Cable – MMPX Male to SK Male, 36" Long (914 mm)           |
| 85174413                    | PCI 65_MMPX Kit                | MMPX 50-Ohm Terminator Kit                                   |

#### Table 6. Optional PCIe Gen-5 Accessories from Richardson RFPD

#### Compliance with Environmental Legislation

Wilder Technologies, LLC, is dedicated to complying with the requirements of all applicable environmental legislation and regulations, including appropriate recycling and/or disposal of our products.



#### **WEEE Compliance Statement**

The European Union adopted Directive 2002/96/EC on Waste Electrical and Electronic Equipment (WEEE), with requirements that went into effect August 13, 2005. WEEE is intended to reduce the disposal of waste from electrical and electronic equipment by establishing guidelines for prevention, reuse, recycling and recovery.

Wilder Technologies has practices and processes in place to conform to the requirements in this important Directive.

In support of our environmental goals, effective January 1<sup>st</sup>, 2009 Wilder Technologies, LLC has partnered with EG Metals Inc. – Metal and Electronics Recycling of Hillsboro, Oregon, <u>www.egmetalrecycling.com</u>, to recycle our obsolete and electronic waste in accordance with the European Union Directive 2002/96/EC on waste electrical and electronic equipment ("WEEE Directive").

As a service to our customers, Wilder Technologies is also available for managing the proper recycling and/or disposal of all Wilder Technologies products that have reached the end of their useful life. For further information and return instructions, contact <u>support@wilder-tech.com</u>.

# CE CA

#### **Compliance To RoHS 2 Substance Restrictions**

Wilder Technologies, LLC certifies that the parts described in this document are compliant to the substance restrictions of Directive 2011/65/EU of the European Parliament, and of the Council of 8 June, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (RoHS 2 Directive), prohibiting the use in homogeneous materials in excess of the listed maximum concentration value, except in cases where use is allowed by applicable exemptions listed in Annex III and Annex IV of the Directive.

Compliance with RoHS 2 has been verified through internal controls at design and production sites, including establishment of processes for specifying and controlling materials and segregation of non-compliant parts, receipt of supplier declarations of compliance and/or analytical test.

## Glossary of Terms

| TERMINOLOGY                  | DEFINITION                                                                                                                                                                                                                                  |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Add-in Card (AIC)            | A card that is plugged into a connector and mounted in a chassis socket.                                                                                                                                                                    |
| Aggressor                    | A signal imposed on a system (i.e., cable assembly) to measure response on other signal carriers.                                                                                                                                           |
| CEM                          | Card Electromechanical                                                                                                                                                                                                                      |
| Decibel (dB)                 | Ten times the common logarithm (i.e. log10) of the ratio of relative powers.                                                                                                                                                                |
| Informative                  | The designation of a test that is not required for compliance but is considered important from a characterization standpoint. It is provided for informational purposes only.                                                               |
| Insertion loss               | The ratio, expressed in dB, of incident power to delivered power.                                                                                                                                                                           |
| Far-end crosstalk<br>(FEXT)  | Crosstalk that is propagated in a disturbed channel in the same direction as<br>the propagation of a signal in the aggressor channel. The terminals of the<br>aggressor channel and the victim channel are usually close to each other.     |
| PCIe                         | Peripheral Component Interconnect Express                                                                                                                                                                                                   |
| PCIEG5-M2-TPA3               | PCIe Gen-5 M.2 Socket-3 Test Fixture. A specialized assembly that interfaces to an PCIe M.2 Socket-3 Receptacle or Plug and enables access of signals for measurement or stimulation.                                                       |
| M.2                          | Formally called Next Generation Form Factor (NGFF)                                                                                                                                                                                          |
| Near-end crosstalk<br>(NEXT) | Crosstalk that is propagated in a disturbed channel in the opposite direction<br>as the propagation of a signal in the aggressor channel. The terminals of the<br>aggressor channel and the victim channel are usually close to each other. |
| Normative                    | The designation of a test that is required for compliance.                                                                                                                                                                                  |
| Return Loss                  | The ratio, expressed in dB, of incident power to reflected power.                                                                                                                                                                           |
| RoHS                         | Restriction of Hazardous Substances Directive                                                                                                                                                                                               |
| USB                          | Universal Serial Bus                                                                                                                                                                                                                        |
| Victim                       | A signal carrier on a system that has a response imposed on it by other signals in the system.                                                                                                                                              |

#### Index

3.3V, 16 Accessories and Optional Accessories, 23 Add in Card (AIC). 26 Cable Bend Limits, 5 Cable Tension (Pull Forces), 5 Cable Twisting (Torque), 5 Care and Handling, 5 Characterization (CLB and CBB Independent Only), 18 Cleaning, 7 Compliance RoHS, 25 WEEE, 25 DUT, 16, 23 Electrical Specifications, 17 Electrostatic Discharge Information (ESD), 8 ESD protection, 8 FEXT, 26 Figures Add-In Card RX Calibration User Model, 10 Add-In Card RX Test User Model, 10 Add-in Card TX Test User Model, 9 CBB Characterization, 19, 20 CBB REFCLK, 13 CLB Characterization, 18 Mated Conversion Loss, 21 Mated FEXT, 22 Mated IL and RL, 20, 21 Mated NEXT. 22 Module Insertion and Removal Instructions, 6 PCIEG5-M2-TPA3 Accessories, 23 System Board TX Test User Model, 10 System RX Calibration User Model, 11 System RX Test User Model, 11 The PCIe Gen-5 CMTS Fixture, 14 The PCIe Gen-5 M.2 Socket-3 CBB, 13 The PCIe Gen-5 M.2 Socket-3 CLB, 12 The PCIe M.2 Socket 3 Gen-5 Test Adapter Set, 3 Total Test Channel Loss for Gen-5 User Model, 9 Glossary, 26 Handling and Storage, 7

Making Connections, 7 Mechanical and Environmental Specifications, 12 MMPX, 3, 7, 17, 18, 23, 24 Module Insertion and Removal Instructions, 5, 6 **NEXT. 26** PCIe Gen-5 CEM Variable ISI board, 9 PCIe Gen-5 M.2 Socket-3 Test Adapters, 3 PCIe Specification, 9 PCIEG5-CMTS-TPA, 23 PCIEG5-M2-TPA3 Accessories, 23 PCIEG5-M2-TPA3 Optional Accessories, 24 Product Inspection, 4 Product Return, 4 Pull Force, 5 REFCLK, 13 RF Adapter, 24 RoHS, 25, 26 RX Testing User Models, 10 Secure Storage, 4 SMA, 24 SMP, 24 Supporting Instrument Cables or Accessories, 5 Tables Available Models, 3 **Electrical Specifications**, 17 **General Specifications**, 12 **Optional PCIe Gen-5 Accessories**, 24 PCIe Gen-5 M.2 Socket-3 CBB Pin Assignments, 15 PCIe Gen-5 M.2 Socket-3 CLB Pin Assignments, 16 Terminator Kit, 24 TX Testing User Models, 9 Typical High-Speed Serial Characteristics, 18 USB, 26 User Models, 9 Visual Inspection, 7 Web Sites support@wilder-tech.com, 25 www.egmetalrecycling.com, 25 WEEE, 25

Visit our website at www.wilder-tech.com



Wilder Technologies, LLC 6101A East 18<sup>th</sup> Street Vancouver, WA 98661 Phone: 360-859-3041 Fax: 360-859-3105 www.wilder-tech.com

©2023 Wilder Technologies, LLC Document No. 910-0077-000 Rev. A Document Created: 5/5/2023